## 1 Table of Contents

| 2 | Ta   | ble of figures                                     | . 2 |
|---|------|----------------------------------------------------|-----|
| 3 | Inti | roduction                                          | . 3 |
| 4 | Ca   | se study                                           | . 3 |
|   | 4.1  | Assumptions:                                       | . 3 |
|   | 4.2  | Versioning:                                        | . 3 |
| 5 | Me   | ethod                                              | . 3 |
| 6 | Re   | quirements:                                        | . 3 |
| 7 | Sy   | stem analysis                                      | . 4 |
|   | 7.1  | Use case diagram:                                  | . 4 |
|   | 7.2  | Activity diagram:                                  | . 4 |
|   | 7.3  | Sequence diagram:                                  | . 5 |
| 8 | Sy   | stem design                                        | . 5 |
|   | 8.1  | System block diagram:                              | . 5 |
|   | 8.2  | Alarm manager (main algorithm) implementing logic: | . 6 |
|   | 8.3  | Alarm driver implementing logic:                   | . 7 |
|   | 8.4  | Virtual pressure sensor driver                     | . 7 |
|   | 8.5  | Flash memory driver                                | . 8 |
| 9 | Lo   | gic verification                                   | . 9 |

## 2 Table of figures

| Figure 5.1 Requirements UML diagram                          | 3 |
|--------------------------------------------------------------|---|
| Figure 6.1 use case diagram                                  |   |
| Figure 6.2 activity diagram                                  |   |
| Figure 6.3 sequence diagram                                  |   |
| Figure 7.1 block diagram                                     |   |
| Figure 7.2 alarm manger implementing logic                   |   |
| Figure 7.3 alarm driver implementing logic                   | 7 |
| Figure 7.4 virtual pressure sensor driver implementing logic | 7 |
| Figure 7.5 flash memory driver implementing logic            |   |
| Figure 8.1 logic verification                                | 9 |

#### 3 Introduction

This project is a simple prototype of high-pressure protection system in airplane cabin.

#### 4 Case study

#### 4.1 Assumptions:

- Physical installation of components will not be designed.
- Sensors, controller, and actuator maintenance will not be considered.
- The controller will never face power cut off.
- Sensors and actuators will never fail.
- The system will read pressure value from external sensor (sensor driver will not be modeled.

#### 4.2 Versioning:

- Version one: will simulate the logic using proteus simulation. Simulating alarm as a LED, and sensor is a set of switches to change pressure values without storing any data in flash memory.
- Version two: full version which will be burned into the controller.

This report covering only version one.

#### 5 Method

This system will be implemented using V-model SDLC.

#### 6 Requirements:

This section shows high level view of the whole system using UML diagrams.



Figure 6.1 Requirements UML diagram

## 7 System analysis

This section gives deeper understanding if system and how it works using UML diagrams.

#### 7.1 Use case diagram:



Figure 7.1 use case diagram

#### 7.2 Activity diagram:



Figure 7.2 activity diagram

### 7.3 Sequence diagram:



Figure 7.3 sequence diagram

## 8 System design

#### 8.1 System block diagram:



Figure 8.1 block diagram

## 8.2 Alarm manager (main algorithm) implementing logic:



Figure 8.2 alarm manger implementing logic

## 8.3 Alarm driver implementing logic:



Figure 8.3 alarm driver implementing logic

## 8.4 Virtual pressure sensor driver



Figure 8.4 virtual pressure sensor driver implementing logic

## 8.5 Flash memory driver



Figure 8.5 flash memory driver implementing logic

# 9 Logic verification

alarm\_driver

flash\_memory\_driver

\_alarm\_manager

Timer\_alarm\_timer\_alarm\_n



Figure 9.1 logic verification